Logic Testing and Design for Testability

Logic Testing and Design for Testability
Author :
Publisher :
Total Pages : 0
Release :
ISBN-10 : 0262561999
ISBN-13 : 9780262561990
Rating : 4/5 (99 Downloads)

Book Synopsis Logic Testing and Design for Testability by : Hideo Fujiwara

Download or read book Logic Testing and Design for Testability written by Hideo Fujiwara and published by . This book was released on 1985-06 with total page 0 pages. Available in PDF, EPUB and Kindle. Book excerpt: Design for testability techniques offer one approach toward alleviating this situation by adding enough extra circuitry to a circuit or chip to reduce the complexity of testing. Today's computers must perform with increasing reliability, which in turn depends on the problem of determining whether a circuit has been manufactured properly or behaves correctly. However, the greater circuit density of VLSI circuits and systems has made testing more difficult and costly. This book notes that one solution is to develop faster and more efficient algorithms to generate test patterns or use design techniques to enhance testability - that is, design for testability. Design for testability techniques offer one approach toward alleviating this situation by adding enough extra circuitry to a circuit or chip to reduce the complexity of testing. Because the cost of hardware is decreasing as the cost of testing rises, there is now a growing interest in these techniques for VLSI circuits.The first half of the book focuses on the problem of testing: test generation, fault simulation, and complexity of testing. The second half takes up the problem of design for testability: design techniques to minimize test application and/or test generation cost, scan design for sequential logic circuits, compact testing, built-in testing, and various design techniques for testable systems. Logic Testing and Design for Testability is included in the Computer Systems Series, edited by Herb Schwetman.


Logic Testing and Design for Testability Related Books

Logic Testing and Design for Testability
Language: en
Pages: 298
Authors: Hideo Fujiwara
Categories: Business & Economics
Type: BOOK - Published: 1985-06-01 - Publisher: MIT Press (MA)

DOWNLOAD EBOOK

Today's computers must perform with increasing reliability, which in turn depends onthe problem of determining whether a circuit has been manufactured properly
Logic Testing and Design for Testability
Language: en
Pages: 0
Authors: Hideo Fujiwara
Categories: Computers
Type: BOOK - Published: 1985-06 - Publisher:

DOWNLOAD EBOOK

Design for testability techniques offer one approach toward alleviating this situation by adding enough extra circuitry to a circuit or chip to reduce the compl
VLSI Test Principles and Architectures
Language: en
Pages: 809
Authors: Laung-Terng Wang
Categories: Technology & Engineering
Type: BOOK - Published: 2006-08-14 - Publisher: Elsevier

DOWNLOAD EBOOK

This book is a comprehensive guide to new DFT methods that will show the readers how to design a testable and quality product, drive down test cost, improve pro
System-on-Chip Test Architectures
Language: en
Pages: 893
Authors: Laung-Terng Wang
Categories: Technology & Engineering
Type: BOOK - Published: 2010-07-28 - Publisher: Morgan Kaufmann

DOWNLOAD EBOOK

Modern electronics testing has a legacy of more than 40 years. The introduction of new technologies, especially nanometer technologies with 90nm or smaller geom
Design for AT-Speed Test, Diagnosis and Measurement
Language: en
Pages: 251
Authors: Benoit Nadeau-Dostie
Categories: Computers
Type: BOOK - Published: 1999-09-30 - Publisher: Springer Science & Business Media

DOWNLOAD EBOOK

Design for AT-Speed Test, Diagnosis and Measurement is the first book to offer practical and proven design-for-testability (DFT) solutions to chip and system de